- 专利标题: Integrated chip including a tunnel dielectric layer which has different thicknesses over a protrusion region of a substrate
-
申请号: US18079039申请日: 2022-12-12
-
公开(公告)号: US12114503B2公开(公告)日: 2024-10-08
- 发明人: Jui-Yu Pan , Cheng-Bo Shu , Chung-Jen Huang , Jing-Ru Lin , Tsung-Yu Yang , Yun-Chi Wu , Yueh-Chieh Chu
- 申请人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人地址: TW Hsinchu
- 代理机构: Eschweiler & Potashnik, LLC
- 分案原申请号: US15365156 2016.11.30
- 主分类号: H10B43/30
- IPC分类号: H10B43/30 ; H01L21/311 ; H01L29/66 ; H01L29/792 ; H01L49/02 ; H10B43/27
摘要:
Some embodiments relate to an integrated chip that includes a first source/drain region and a second source/drain region disposed in a substrate. A plane that is substantially perpendicular to an upper surface of the substrate traverses the first source/drain region and the second source/drain region. Agate electrode extends over a channel region in the substrate between the first source/drain region and the second source/drain region. The gate electrode is separated from the channel region by way of a charge trapping dielectric structure. The charge trapping dielectric structure includes a tunnel dielectric layer, a charge trapping dielectric layer over the tunnel dielectric layer, and a blocking dielectric layer over the charge trapping dielectric layer. The channel region has a channel width measured perpendicularly to the plane, and the tunnel dielectric layer has different thicknesses at different respective points along the channel width.
信息查询