- Patent Title: Spatial partitioning in a multi-tenancy graphics processing unit
-
Application No.: US17706811Application Date: 2022-03-29
-
Publication No.: US12205218B2Publication Date: 2025-01-21
- Inventor: Mark Leather , Michael Mantor
- Applicant: ADVANCED MICRO DEVICES, INC.
- Applicant Address: US CA Santa Clara
- Assignee: ADVANCED MICRO DEVICES, INC.
- Current Assignee: ADVANCED MICRO DEVICES, INC.
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06T15/00
- IPC: G06T15/00 ; G06F9/48 ; G06T1/20

Abstract:
A graphics processing unit (GPU) or other apparatus includes a plurality of shader engines. The apparatus also includes a first front end (FE) circuit and one or more second FE circuits. The first FE circuit is configured to schedule geometry workloads for the plurality of shader engines in a first mode. The first FE circuit is configured to schedule geometry workloads for a first subset of the plurality of shader engines and the one or more second FE circuits are configured to schedule geometry workloads for a second subset of the plurality of shader engines in a second mode. In some cases, a partition switch is configured to selectively connect the first FE circuit or the one or more second FE circuits to the second subset of the plurality of shader engines depending on whether the apparatus is in the first mode or the second mode.
Public/Granted literature
- US20220237851A1 SPATIAL PARTITIONING IN A MULTI-TENANCY GRAPHICS PROCESSING UNIT Public/Granted day:2022-07-28
Information query
IPC分类:
G | 物理 |
G06 | 计算;推算或计数 |
G06T | 一般的图像数据处理或产生 |
G06T15/00 | 3D〔三维〕图像的加工 |