Invention Grant
- Patent Title: Non-planar integrated circuit structures having mitigated source or drain etch from replacement gate process
-
Application No.: US18523637Application Date: 2023-11-29
-
Publication No.: US12302632B2Publication Date: 2025-05-13
- Inventor: Jun Sung Kang , Kai Loon Cheong , Erica J. Thompson , Biswajeet Guha , William Hsu , Dax M. Crum , Tahir Ghani , Bruce Beattie
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt P.C.
- Main IPC: H10D84/85
- IPC: H10D84/85 ; H10D30/01 ; H10D30/62 ; H10D62/10 ; H10D62/832 ; H10D64/01 ; H10D64/27 ; H10D64/68 ; H10D84/01 ; H10D84/03

Abstract:
Non-planar integrated circuit structures having mitigated source or drain etch from replacement gate process are described. For example, an integrated circuit structure includes a fin or nanowire. A gate stack is over the fin or nanowire. The gate stack includes a gate dielectric and a gate electrode. A first dielectric spacer is along a first side of the gate stack, and a second dielectric spacer is along a second side of the gate stack. The first and second dielectric spacers are over at least a portion of the fin or nanowire. An insulating material is vertically between and in contact with the portion of the fin or nanowire and the first and second dielectric spacers. A first epitaxial source or drain structure is at the first side of the gate stack, and a second epitaxial source or drain structure is at the second side of the gate stack.
Public/Granted literature
Information query