发明申请
US20050176197A1 Line mask defined active areas for 8F2 dram cells with folded bit lines and deep trench patterns
有权
线路掩模定义了具有折叠位线和深沟槽图案的8F2显示单元的有源区域
- 专利标题: Line mask defined active areas for 8F2 dram cells with folded bit lines and deep trench patterns
- 专利标题(中): 线路掩模定义了具有折叠位线和深沟槽图案的8F2显示单元的有源区域
-
申请号: US10774827申请日: 2004-02-09
-
公开(公告)号: US20050176197A1公开(公告)日: 2005-08-11
- 发明人: Rolf Weis , Ramachandra Divakaruni , Larry Nesbit
- 申请人: Rolf Weis , Ramachandra Divakaruni , Larry Nesbit
- 申请人地址: US CA San Jose US NY Armonk
- 专利权人: Infineon Technologies North America Corp.,International Business Machines Corporation
- 当前专利权人: Infineon Technologies North America Corp.,International Business Machines Corporation
- 当前专利权人地址: US CA San Jose US NY Armonk
- 主分类号: H01L21/8242
- IPC分类号: H01L21/8242
摘要:
A memory cell is formed for a memory cell array that is comprised of a plurality of the memory cells arranged in rows and columns. Deep trenches having sidewalls is formed within a semiconductor substrate. A buried plate region adjoining a deep trench is formed within the semiconductor substrate, and a dielectric film is formed along the sidewalls of the deep trench. A masking layer is patterned such that a portion of the dielectric film is covered by the masking layer and a remaining portion of the dielectric film is exposed. An upper region of the exposed portion of the dielectric film is removed such that a trench collar is formed along a middle portion of a side of the deep trench. The deep trench is partly filled with doped polysilicon. The dopants in the polysilicon diffuse through the side of the deep trench into adjoining regions of the semiconductor substrate during subsequent thermal processing steps to form a buried strap region along a side of the deep trench. The semiconductor substrate is patterned and etched to form at least one isolation trench that adjoins the isolation trench and two of the deep trenches and includes a buried strap region. The patterning uses a mask comprised of a lines and spaces pattern such that at least one active area is defined by the isolation trench and by the deep trench. Each of the lines and the spaces extends across the memory cell array.
公开/授权文献
信息查询
IPC分类: