发明申请
US20050235186A1 Multiple-capture DFT system for scan-based integrated circuits
失效
用于基于扫描的集成电路的多捕捉DFT系统
- 专利标题: Multiple-capture DFT system for scan-based integrated circuits
- 专利标题(中): 用于基于扫描的集成电路的多捕捉DFT系统
-
申请号: US11151258申请日: 2005-06-14
-
公开(公告)号: US20050235186A1公开(公告)日: 2005-10-20
- 发明人: Laung-Terng Wang , Meng-Chyi Lin , Xiaoqing Wen , Hsin-Po Wang , Chi-Chan Hsu , Shih-Chia Kao , Fei-Sheng Hsu
- 申请人: Laung-Terng Wang , Meng-Chyi Lin , Xiaoqing Wen , Hsin-Po Wang , Chi-Chan Hsu , Shih-Chia Kao , Fei-Sheng Hsu
- 申请人地址: US CA Sunnyvale
- 专利权人: Syntest Technologies, Inc.
- 当前专利权人: Syntest Technologies, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 主分类号: G01R31/317
- IPC分类号: G01R31/317 ; G01R31/3185 ; G01R31/28
摘要:
A method and apparatus for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in a scan-based integrated circuit or circuit assembly in self-test or scan-test mode, where N>1 and each domain has a plurality of scan cells. The method and apparatus will apply an ordered sequence of capture clocks to all scan cells within N clock domains where one or more capture clocks must contain one or more shift clock pulses during the capture operation. A computer-aided design (CAD) method is further developed to realize the method and synthesize the apparatus. In order to further improve the circuit's fault coverage, a CAD method and apparatus are further developed to minimize the memory usage and generate scan patterns for full-scan and feed-forward partial-scan designs containing transparent storage cells, asynchronous set/reset signals, tri-state busses, and low-power gated clocks.
公开/授权文献
信息查询