发明申请
US20060259530A1 DECIMAL MULTIPLICATION FOR SUPERSCALER PROCESSORS 失效
超级处理器的十进制多路复用

DECIMAL MULTIPLICATION FOR SUPERSCALER PROCESSORS
摘要:
A method for decimal multiplication in a superscaler processor comprising: obtaining a first operand and a second operand; establishing a multiplier and an effective multiplicand from the first operand and the second operand; and generating and accumulating a partial product term every two cycles. The partial product terms are created from the effective multiplicand and multiples of the multiplier, where the effective multiplicand is stored in a first register file, the multiples being ones times the effective multiplier, two times the effective multiplier, four times the effective multiplier and eight times the effective multiplier and the partial product terms are added to an accumulation of previous partial product terms shifted one digit right such that a digit shifted off is preserved as a result digit.
公开/授权文献
信息查询
0/0