发明申请
- 专利标题: Nonvolatile Semiconductor Memory Device
- 专利标题(中): 非易失性半导体存储器件
-
申请号: US11737154申请日: 2007-04-19
-
公开(公告)号: US20070189070A1公开(公告)日: 2007-08-16
- 发明人: Tomoharu Tanaka , Hiroshi Nakamura , Ken Takeuchi , Riichiro Shirota , Fumitaka Arai , Susumu Fujimura
- 申请人: Tomoharu Tanaka , Hiroshi Nakamura , Ken Takeuchi , Riichiro Shirota , Fumitaka Arai , Susumu Fujimura
- 申请人地址: JP Tokyo
- 专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人地址: JP Tokyo
- 优先权: JP09-124493 19970514; JP09-224922 19970821; JP09-340971 19971211; JP10-104652 19980415
- 主分类号: G11C16/04
- IPC分类号: G11C16/04 ; G11C16/06 ; G11C11/34
摘要:
A NAND cell unit includes memory cells which are connected in series. An erase operation is effected on all memory cells. Then, a soft-program voltage, which is opposite in polarity to the erase voltage applied in an erase operation, is applied to all memory cells, thereby setting all memory cells out of an over-erased state. Thereafter, a program voltage of 20V is applied to the control gate of a selected memory cell, 0V is applied to the control gates of the two memory cells provided adjacent to the selected memory cell, and 11V is applied to the control gates of the remaining memory cells. Data is thereby programmed into the selected memory cell. The time for which the program voltage is applied to the selected memory cell is adjusted in accordance with the data to be programmed into the selected memory cell. Hence, data “0” can be correctly programmed into the selected memory cell, multi-value data can be read from any selected memory cell at high speed.
公开/授权文献
- US07310270B2 Nonvolatile semiconductor memory device 公开/授权日:2007-12-18
信息查询