发明申请
- 专利标题: DUTY CYCLE CORRECTION CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT APPARATUS INCLUDING THE SAME
- 专利标题(中): 占空比校正电路和半导体集成电路设备,包括它们
-
申请号: US12331294申请日: 2008-12-09
-
公开(公告)号: US20090231006A1公开(公告)日: 2009-09-17
- 发明人: Jae Min Jang , Yong Ju Kim , Sung Woo Han , Hee Woong Song , Ic Su Oh , Hyung Soo Kim , Tae Jin Hwang , Hae Rang Choi , Ji Wang Lee , Chang Kun Park
- 申请人: Jae Min Jang , Yong Ju Kim , Sung Woo Han , Hee Woong Song , Ic Su Oh , Hyung Soo Kim , Tae Jin Hwang , Hae Rang Choi , Ji Wang Lee , Chang Kun Park
- 申请人地址: KR Ichon
- 专利权人: HYNIX SEMICONDUCTOR, INC.
- 当前专利权人: HYNIX SEMICONDUCTOR, INC.
- 当前专利权人地址: KR Ichon
- 优先权: KR10-2008-0023978 20080314
- 主分类号: H03K5/04
- IPC分类号: H03K5/04
摘要:
A duty cycle correction circuit includes a phase splitter configured to control a phase of a DLL clock signal to generate a rising clock signal and a falling clock signal, a clock delay unit configured to delay the rising clock signal and the falling clock signal in response to control signals to generate a delayed rising clock signal and a delayed falling clock signal, a duty ratio correction unit configured to generate a correction rising clock signal and a correction falling clock signal that toggle in response to an edge timing of the delayed rising clock signal and the delayed falling clock signal, and a delay control unit configured to detect duty cycles of the correction rising clock signal and the correction falling clock signal to generate the control signals.
公开/授权文献
信息查询
IPC分类: