DUTY CYCLE CORRECTION CIRCUIT WITH REDUCED CURRENT CONSUMPTION
    4.
    发明申请
    DUTY CYCLE CORRECTION CIRCUIT WITH REDUCED CURRENT CONSUMPTION 失效
    具有降低电流消耗的占空比校正电路

    公开(公告)号:US20090206901A1

    公开(公告)日:2009-08-20

    申请号:US12333193

    申请日:2008-12-11

    IPC分类号: H03K5/04

    CPC分类号: H03K5/1565

    摘要: A duty cycle correction circuit includes a signal generating unit including a first signal generating unit coupled to a power supply voltage terminal and configured to output a complementary output signal of an output signal in response to a clock signal, and a second signal generating unit coupled to the power supply voltage terminal and configured to output the output signal in response to a complementary clock signal of the clock signal; a variable resistor unit coupled between the first and second signal generating units configured to vary an amount of current flowing into the signal generating unit according to a duty correction control signal, the duty correction control signal having a voltage level determined based on a voltage level of the output signal; and a current source coupled between the variable resistor unit and a ground voltage terminal configured to supply current to the signal generating unit.

    摘要翻译: 一种占空比校正电路包括:信号产生单元,包括耦合到电源电压端并被配置为响应于时钟信号输出输出信号的互补输出信号的第一信号产生单元,以及耦合到 所述电源电压端子被配置为响应于所述时钟信号的互补时钟信号而输出所述输出信号; 耦合在第一和第二信号发生单元之间的可变电阻器单元,被配置为根据占空比校正控制信号改变流入信号生成单元的电流量,该占空比校正控制信号具有基于电压电平 输出信号; 以及耦合在可变电阻器单元和被配置为向信号产生单元提供电流的接地电压端子之间的电流源。

    DATA ALIGNMENT CIRCUIT OF SEMICONDUCTOR MEMORY APPARATUS
    5.
    发明申请
    DATA ALIGNMENT CIRCUIT OF SEMICONDUCTOR MEMORY APPARATUS 有权
    半导体存储器的数据对准电路

    公开(公告)号:US20100309732A1

    公开(公告)日:2010-12-09

    申请号:US12647174

    申请日:2009-12-24

    IPC分类号: G11C7/10 G11C7/00 G11C8/00

    摘要: A data alignment circuit of a semiconductor memory apparatus for receiving and aligning parallel data group includes a first control unit, a second control unit, a first alignment unit and a second alignment unit. The first alignment unit generates a first control signal group in response to an address group, a clock signal, and a latency signal. The second control unit generates a second control signal group in response to the address group, the clock signal, and the latency signal. The first alignment unit aligns the parallel data group as a first serial data group in response to the first control signal group. The second alignment unit aligns the parallel data group as a second serial data group in response to the second control signal group.

    摘要翻译: 用于接收和对准并行数据组的半导体存储装置的数据对准电路包括第一控制单元,第二控制单元,第一对准单元和第二对准单元。 第一对准单元响应于地址组,时钟信号和等待时间信号产生第一控制信号组。 第二控制单元响应于地址组,时钟信号和等待时间信号产生第二控制信号组。 第一对准单元响应于第一控制信号组将并行数据组对准为第一串行数据组。 第二对准单元响应于第二控制信号组将并行数据组对准为第二串行数据组。

    Voltage Level Comparison Circuit of Semiconductor Memory Apparatus, Voltage Adjustment Circuit Using Voltage Level Comparison Circuit, and Semiconductor Memory Apparatus Using the Same
    9.
    发明申请
    Voltage Level Comparison Circuit of Semiconductor Memory Apparatus, Voltage Adjustment Circuit Using Voltage Level Comparison Circuit, and Semiconductor Memory Apparatus Using the Same 失效
    半导体存储器件的电压电平比较电路,使用电压电平比较电路的电压调节电路和使用其的半导体存储器件

    公开(公告)号:US20090257301A1

    公开(公告)日:2009-10-15

    申请号:US12336423

    申请日:2008-12-16

    IPC分类号: G11C5/14

    CPC分类号: G11C5/147

    摘要: A voltage adjustment circuit of a semiconductor memory apparatus includes a control voltage generating unit configured to distribute an external voltage for selectively outputting a plurality of distribution voltages as a control voltage in response to a control signal, the plurality of the distribution voltages each have different voltage levels, a comparing unit configured to include a voltage supply unit configured to control an external voltage supplied to a first node and a second node if a level of an output voltage is higher than a level of a reference voltage in response to a level of the control voltage, and a detection signal generating unit configured to drop potential levels of the first and second nodes according to the levels of the output voltage and the reference voltage, and to output the potential level of the second node as a detection signal, and a voltage generating unit configured to drive the external voltage according to a potential level of the detection signal and to output the external voltage as the output voltage.

    摘要翻译: 半导体存储装置的电压调整电路包括:控制电压生成部,其被配置为响应于控制信号分配用于选择性地输出多个分配电压的外部电压作为控制电压,所述多个分配电压各自具有不同的电压 电平,比较单元,被配置为包括电压供应单元,其被配置为响应于所述电平的电平而控制提供给第一节点的外部电压和第二节点,如果输出电压的电平高于参考电压的电平 以及检测信号生成单元,被配置为根据输出电压和参考电压的电平来降低第一和第二节点的电位电平,并输出第二节点的电位电平作为检测信号,以及 电压产生单元,被配置为根据检测信号的电位来驱动外部电压 并输出外部电压作为输出电压。

    Data alignment circuit of semiconductor memory apparatus
    10.
    发明授权
    Data alignment circuit of semiconductor memory apparatus 有权
    半导体存储装置的数据对准电路

    公开(公告)号:US08189400B2

    公开(公告)日:2012-05-29

    申请号:US12647174

    申请日:2009-12-24

    IPC分类号: G11C7/00

    摘要: A data alignment circuit of a semiconductor memory apparatus for receiving and aligning parallel data group includes a first control unit, a second control unit, a first alignment unit and a second alignment unit. The first alignment unit generates a first control signal group in response to an address group, a clock signal, and a latency signal. The second control unit generates a second control signal group in response to the address group, the clock signal, and the latency signal. The first alignment unit aligns the parallel data group as a first serial data group in response to the first control signal group. The second alignment unit aligns the parallel data group as a second serial data group in response to the second control signal group.

    摘要翻译: 用于接收和对准并行数据组的半导体存储装置的数据对准电路包括第一控制单元,第二控制单元,第一对准单元和第二对准单元。 第一对准单元响应于地址组,时钟信号和等待时间信号产生第一控制信号组。 第二控制单元响应于地址组,时钟信号和等待时间信号产生第二控制信号组。 第一对准单元响应于第一控制信号组将并行数据组对准为第一串行数据组。 第二对准单元响应于第二控制信号组将并行数据组对准为第二串行数据组。