发明申请
US20100011330A1 Semiconductor Device Layout Having Restricted Layout Region Including Linear Shaped Gate Electrode Layout Features Defined Along At Least Four Gate Electrode Tracks with Minimum End-to-End Spacing with Corresponding Non-Symmetric Diffusion Regions
有权
具有限制布局区域的半导体器件布局包括线性形栅极电极布局特征沿着至少四个栅极电极轨迹定义,具有最小端对端间隔和相应的非对称扩散区域
- 专利标题: Semiconductor Device Layout Having Restricted Layout Region Including Linear Shaped Gate Electrode Layout Features Defined Along At Least Four Gate Electrode Tracks with Minimum End-to-End Spacing with Corresponding Non-Symmetric Diffusion Regions
- 专利标题(中): 具有限制布局区域的半导体器件布局包括线性形栅极电极布局特征沿着至少四个栅极电极轨迹定义,具有最小端对端间隔和相应的非对称扩散区域
-
申请号: US12563063申请日: 2009-09-18
-
公开(公告)号: US20100011330A1公开(公告)日: 2010-01-14
- 发明人: Scott T. Becker , Michael C. Smayling
- 申请人: Scott T. Becker , Michael C. Smayling
- 申请人地址: US CA Campbell
- 专利权人: Tela Innovations, Inc.
- 当前专利权人: Tela Innovations, Inc.
- 当前专利权人地址: US CA Campbell
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A restricted layout region in a layout of a semiconductor device is disclosed to include a diffusion level layout including a plurality of diffusion region layout shapes. The plurality of diffusion region layout shapes are defined in a non-symmetrical manner relative to a centerline defined to bisect the diffusion level layout. A gate electrode level layout is defined to include linear-shaped layout features placed to extend in only a first parallel direction. Adjacent linear-shaped layout features that share a common line of extent in the first parallel direction are separated from each other by an end-to-end spacing that is substantially equal across the gate electrode level layout and that is minimized to an extent allowed by a semiconductor device manufacturing capability. The gate electrode level layout includes linear-shaped layout features defined along at least four different lines of extent in the first parallel direction.
公开/授权文献
信息查询