发明申请
US20100032721A1 Semiconductor Device Portion Having Sub-193 Nanometers -Sized Gate Electrode Conductive Structures Formed from Linear Shaped Gate Electrode Layout Features Defined with Minimum End-to-End Spacing and Having Equal Number of PMOS and NMOS Transistors
有权
具有Sub-193纳米级的半导体器件部分 - 由线性形栅极电极形成的栅极电极导体结构由最小端到端间隔定义并具有等量的PMOS和NMOS晶体管的布局特征
- 专利标题: Semiconductor Device Portion Having Sub-193 Nanometers -Sized Gate Electrode Conductive Structures Formed from Linear Shaped Gate Electrode Layout Features Defined with Minimum End-to-End Spacing and Having Equal Number of PMOS and NMOS Transistors
- 专利标题(中): 具有Sub-193纳米级的半导体器件部分 - 由线性形栅极电极形成的栅极电极导体结构由最小端到端间隔定义并具有等量的PMOS和NMOS晶体管的布局特征
-
申请号: US12567597申请日: 2009-09-25
-
公开(公告)号: US20100032721A1公开(公告)日: 2010-02-11
- 发明人: Scott T. Becker , Michael C. Smayling
- 申请人: Scott T. Becker , Michael C. Smayling
- 申请人地址: US CA Campbell
- 专利权人: Tela Innovations, Inc.
- 当前专利权人: Tela Innovations, Inc.
- 当前专利权人地址: US CA Campbell
- 主分类号: H01L27/088
- IPC分类号: H01L27/088
摘要:
A semiconductor device includes a substrate portion having a plurality of diffusion regions defined therein. A gate electrode level region is formed above the substrate portion to include conductive features defined to extend in only a first parallel direction. Adjacent ones of the conductive features that share a common line of extent are fabricated from respective originating layout features separated from each other by an end-to-end spacing of substantially equal and minimum size across the gate electrode level region. A width of the conductive features within a 5 wavelength photolithographic interaction radius is less than a 193 nanometer wavelength of light used in a photolithography process for their fabrication. Some conductive features extend over the plurality of diffusion regions to form PMOS or NMOS transistor devices. A number of the PMOS transistor devices is equal to a number of the NMOS transistor devices in the gate electrode level region.
公开/授权文献
信息查询
IPC分类: