发明申请
- 专利标题: CPU INSTRUCTION RAM PARITY ERROR PROCEDURE
- 专利标题(中): CPU指令RAM奇偶校验错误程序
-
申请号: US12270225申请日: 2008-11-13
-
公开(公告)号: US20100122150A1公开(公告)日: 2010-05-13
- 发明人: Greg Tsutsui , Justin Jones
- 申请人: Greg Tsutsui , Justin Jones
- 申请人地址: US CA Milpitas
- 专利权人: LSI CORPORATION
- 当前专利权人: LSI CORPORATION
- 当前专利权人地址: US CA Milpitas
- 主分类号: H03M13/09
- IPC分类号: H03M13/09 ; G06F11/10
摘要:
A parity checking circuit which includes a microprocessor, instruction memory, a parity checker, an address capture device, a data bus connected to the microprocessor, the instruction memory and the parity checker, and an address bus connected to the microprocessor, the instruction memory and the address capture device. The instruction memory sends a parity bit to the parity checker, and the parity checker compare an address it receives from the address bus to the parity bit it receives from the instruction memory. If a parity error is detected, an error signal is sent to the address capture device and the address capture device captures the address for subsequent storage in a storage device, such as flash memory. The circuit also includes registers and a watchdog reset device which facilitates a system level reset at the command of the microprocessor.
公开/授权文献
- US08151176B2 CPU instruction RAM parity error procedure 公开/授权日:2012-04-03
信息查询
IPC分类: