发明申请
US20100329011A1 MEMORY SYSTEM HAVING NAND-BASED NOR AND NAND FLASHES AND SRAM INTEGRATED IN ONE CHIP FOR HYBRID DATA, CODE AND CACHE STORAGE
失效
具有基于NAND的NAND和NAND闪存的存储器系统和集成在一个芯片中的SRAM用于混合数据,代码和缓存存储
- 专利标题: MEMORY SYSTEM HAVING NAND-BASED NOR AND NAND FLASHES AND SRAM INTEGRATED IN ONE CHIP FOR HYBRID DATA, CODE AND CACHE STORAGE
- 专利标题(中): 具有基于NAND的NAND和NAND闪存的存储器系统和集成在一个芯片中的SRAM用于混合数据,代码和缓存存储
-
申请号: US12701509申请日: 2010-02-05
-
公开(公告)号: US20100329011A1公开(公告)日: 2010-12-30
- 发明人: Peter Wung Lee , Fu-Chang Hsu , Kesheng Wang
- 申请人: Peter Wung Lee , Fu-Chang Hsu , Kesheng Wang
- 主分类号: G11C16/04
- IPC分类号: G11C16/04
摘要:
A memory system includes a NAND flash memory, a NOR flash memory and a SRAM manufactured on a single chip. Both NAND and NOR memories are manufactured by the same NAND manufacturing process and NAND cells. The three memories share the same address bus, data bus, and pins of the single chip. The address bus is bi-directional for receiving codes, data and addresses and transmitting output. The data bus is also bi-directional for receiving and transmitting data. One external chip enable pin and one external output enable pin are shared by the three memories to reduce the number of pins required for the single chip. Both NAND and NOR memories have dual read page buffers and dual write page buffers for Read-While-Load and Write-While-Program operations to accelerate the read and write operations respectively. A memory-mapped method is used to select different memories, status registers and dual read or write page buffers.
公开/授权文献
信息查询