发明申请
US20110051519A1 Novel NAND-based hybrid NVM design that integrates NAND and NOR in 1-die with serial interface
审中-公开
新型基于NAND的混合NVM设计,将NAND和NOR集成在1-die与串行接口中
- 专利标题: Novel NAND-based hybrid NVM design that integrates NAND and NOR in 1-die with serial interface
- 专利标题(中): 新型基于NAND的混合NVM设计,将NAND和NOR集成在1-die与串行接口中
-
申请号: US12807080申请日: 2010-08-27
-
公开(公告)号: US20110051519A1公开(公告)日: 2011-03-03
- 发明人: Peter W. Lee , Kesheng Wang , Fu-Chang Hsu
- 申请人: Peter W. Lee , Kesheng Wang , Fu-Chang Hsu
- 专利权人: Aplus Flash Technology, Inc.
- 当前专利权人: Aplus Flash Technology, Inc.
- 主分类号: G11C16/04
- IPC分类号: G11C16/04
摘要:
A nonvolatile memory device includes multiple independent nonvolatile memory arrays that concurrently for parallel reading and writing the nonvolatile memory arrays. A serial interface communicates commands, address, device status, and data between a master device and nonvolatile memory arrays for concurrently reading and writing of the nonvolatile memory arrays and sub-arrays. Data is transferred on the serial interface at the rising edge and the falling edge of the synchronizing clock. The serial interface transmits a command code and an address code from a master device and transfers a data code between the master device and the nonvolatile memory device, wherein the data code has a length that is determined by the command code and a location determined by the address code. An enable signal defines a beginning and termination of a reading or writing operation. Reading one nonvolatile memory array may be interrupted for another operation and then resumed.
信息查询