发明申请
- 专利标题: Delay circuit, semiconductor control circuit, display device and electronic device
-
申请号: US13064219申请日: 2011-03-11
-
公开(公告)号: US20110164007A1公开(公告)日: 2011-07-07
- 发明人: Werapong Jarupoonphol , Yoshitoshi Kida
- 申请人: Werapong Jarupoonphol , Yoshitoshi Kida
- 申请人地址: JP Tokyo
- 专利权人: Sony Corporation
- 当前专利权人: Sony Corporation
- 当前专利权人地址: JP Tokyo
- 优先权: JP2007-224925 20070830
- 主分类号: G09G5/00
- IPC分类号: G09G5/00 ; H03H11/26
摘要:
Disclosed herein is a delay circuit for performing one of a charge and a discharge in two stages, and delaying a signal, the delay circuit including an output section configured to output a delayed signal; two power supplies; and a delay inverter; wherein the delay inverter has a first transistor and a second transistor of an identical channel type for one of a first charge and a first discharge, the first transistor and the second transistor being connected in series with each other between the output section and one power supply, and the delay inverter has a third transistor of a different channel type from the first transistor and the second transistor for one of a second charge and a second discharge, the third transistor being connected in parallel with one of the first transistor and the second transistor.
公开/授权文献
信息查询