Invention Application
- Patent Title: NMOS TRANSISTOR WITH ENHANCED STRESS GATE
- Patent Title (中): 具有增强应力栅的NMOS晶体管
-
Application No.: US12538468Application Date: 2009-08-10
-
Publication No.: US20110175168A1Publication Date: 2011-07-21
- Inventor: Xin WANG , Zhiqiang WU , Ramesh VENUGOPAL
- Applicant: Xin WANG , Zhiqiang WU , Ramesh VENUGOPAL
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L29/772 ; H01L21/8238

Abstract:
A gate stack for an NMOS transistor in an IC to induce tensile stress in the NMOS channel is disclosed. The gate stack includes a first layer of undoped polysilicon, a second layer of n-type polysilicon to establish a desired work function in the gate, layer of compressively stressed metal, and a third layer of polysilicon to provide a silicon surface for subsequent formation of metal silicide. Candidates for the compressively stressed metal are TiN, TaN, W, and Mo. In a CMOS IC, the n-type polysilicon layer and metal layer are patterned in NMOS transistor areas, while the first polysilicon layer and third polysilicon layer are patterned in both NMOS and PMOS transistor areas. Polysilicon CMP may be used to reduce topography between the NMOS and PMOS gate stacks to facilitate gate pattern photolithography.
Information query
IPC分类: