发明申请
US20120032280A1 MOS TRANSISTORS INCLUDING SiON GATE DIELECTRIC WITH ENHANCED NITROGEN CONCENTRATION AT ITS SIDEWALLS
有权
包括SiON GATE介电的MOS晶体管,在其边界具有增强的氮浓度
- 专利标题: MOS TRANSISTORS INCLUDING SiON GATE DIELECTRIC WITH ENHANCED NITROGEN CONCENTRATION AT ITS SIDEWALLS
- 专利标题(中): 包括SiON GATE介电的MOS晶体管,在其边界具有增强的氮浓度
-
申请号: US12850097申请日: 2010-08-04
-
公开(公告)号: US20120032280A1公开(公告)日: 2012-02-09
- 发明人: Brian K. Kirkpatrick , James Joseph Chambers
- 申请人: Brian K. Kirkpatrick , James Joseph Chambers
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 主分类号: H01L29/78
- IPC分类号: H01L29/78 ; H01L21/336
摘要:
A method of forming an integrated circuit (IC) having at least one MOS device includes forming a SiON gate dielectric layer on a silicon surface. A gate electrode layer is deposited on the SiON gate layer and then patterning forms a gate stack. Exposed gate dielectric sidewalls are revealed by the patterning. A supplemental silicon oxide layer is formed on the exposed SiON sidewalls followed by nitriding. After nitriding, a post nitridation annealing (PNA) forms an annealed N-enhanced SiON gate dielectric layer including N-enhanced SiON sidewalls, wherein along lines of constant thickness a N concentration at the N-enhanced SiON sidewalls is ≧ the N concentration in a bulk of the annealed N-enhanced SiON gate layer −2 atomic %. A source and drain region on opposing sides of the gate stack are formed to define a channel region under the gate stack.
公开/授权文献
信息查询
IPC分类: