Invention Application
US20120105089A1 SEMICONDUCTOR PACKAGE HAVING TEST PADS ON TOP AND BOTTOM SUBSTRATE SURFACES AND METHOD OF TESTING SAME
有权
具有顶部和底部底板表面上的测试垫的半导体封装及其测试方法
- Patent Title: SEMICONDUCTOR PACKAGE HAVING TEST PADS ON TOP AND BOTTOM SUBSTRATE SURFACES AND METHOD OF TESTING SAME
- Patent Title (中): 具有顶部和底部底板表面上的测试垫的半导体封装及其测试方法
-
Application No.: US13348767Application Date: 2012-01-12
-
Publication No.: US20120105089A1Publication Date: 2012-05-03
- Inventor: Eun-seok SONG , Dong-han KIM , Hee-seok LEE
- Applicant: Eun-seok SONG , Dong-han KIM , Hee-seok LEE
- Applicant Address: KR Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Gyeonggi-do
- Priority: KR10-2006-0085885 20060906
- Main IPC: G01R1/067
- IPC: G01R1/067 ; G01R31/26

Abstract:
A semiconductor package and testing method is disclosed. The package includes a substrate having top and bottom surfaces, a semiconductor chip mounted in a centrally located semiconductor chip mounting area of the substrate, and a plurality of test pads disposed on top and bottom surfaces of the substrate and comprising a first group of test pads configured on the top and bottom surfaces of the substrate and having a first height above the respective top and bottom surface of the substrate, and a second group of test pads disposed on the lower surface of the substrate and having a second height greater than the first, wherein each one of the second group of test pads includes a solder ball attached thereto.
Public/Granted literature
- US08647976B2 Semiconductor package having test pads on top and bottom substrate surfaces and method of testing same Public/Granted day:2014-02-11
Information query