发明申请
US20120185817A1 Enhanced Static Random Access Memory Stability Using Asymmetric Access Transistors and Design Structure for Same 失效
增强静态随机存取存储器稳定性使用非对称存取晶体管和设计结构相同

Enhanced Static Random Access Memory Stability Using Asymmetric Access Transistors and Design Structure for Same
摘要:
A memory circuit includes a plurality of bit line structures (each including a true and a complementary bit line), a plurality of word line structures intersecting the plurality of bit line structures to form a plurality of cell locations; and a plurality of cells located at the plurality of cell locations. Each of the cells includes a logical storage element, a first access transistor selectively coupling a given one of the true bit lines to the logical storage element, and a second access transistor selectively coupling a corresponding given one of the complementary bit lines to the logical storage element. One or both of the first and second access transistors are configured with asymmetric current characteristics to enable independent enhancement of READ and WRITE margins. Also included within the 6-T scope are one or more design structures embodied in a machine readable medium, comprising circuits as set forth herein.
信息查询
0/0