发明申请
- 专利标题: DIGITAL PHASE LOCKED LOOP CIRCUITS WITH MULTIPLE DIGITAL FEEDBACK LOOPS
- 专利标题(中): 数字相位锁定电路与多个数字反馈灯
-
申请号: US13173694申请日: 2011-06-30
-
公开(公告)号: US20130002317A1公开(公告)日: 2013-01-03
- 发明人: Emmanouil Frantzeskakis , Georgios Sfikas , Stephen Wu , Radha Srinivasan , Henrik Tholstrup Jensen , Brima Ibrahim
- 申请人: Emmanouil Frantzeskakis , Georgios Sfikas , Stephen Wu , Radha Srinivasan , Henrik Tholstrup Jensen , Brima Ibrahim
- 申请人地址: US CA Irvine
- 专利权人: BROADCOM CORPORATION
- 当前专利权人: BROADCOM CORPORATION
- 当前专利权人地址: US CA Irvine
- 主分类号: H03L7/08
- IPC分类号: H03L7/08
摘要:
Designs of devices having digital phase locked loop (DPLL) circuits that include multiple digital feedback loops to generate high frequency clock signals by a digitally controlled oscillator (DCO). A time-to-digital converter (TDC) module is provided in such a DPLL circuit to receive an input reference clock signal and a first feedback clock signal from a first digital feedback loop and produces a digital TDC output indicative of a first phase error caused by a difference in time between the input reference clock signal and the first feedback clock signal. A second digital feedback loop is provided to generate a second digital feedback signal indicative of a second phase error caused by a difference in frequency between a desired clock signal and a generated clock signal generated by the DCO. The first and second digital feedback loops are coupled to the DCO to generate the high frequency clock signals.
公开/授权文献
信息查询