发明申请
- 专利标题: SILICON ALIGNMENT PINS: AN EASY WAY TO REALIZE A WAFER-TO-WAFER ALIGNMENT
- 专利标题(中): 硅对准引脚:轻松实现波形对准对准
-
申请号: US13871830申请日: 2013-04-26
-
公开(公告)号: US20140147192A1公开(公告)日: 2014-05-29
- 发明人: Cecile Jung-Kubiak , Theodore Reck , Bertrand Thomas , Robert H. Lin , Alejandro Peralta , John J. Gill , Choonsup Lee , Jose V. Siles , Risaku Toda , Goutam Chattopadhyay , Ken B. Cooper , Imran Mehdi
- 申请人: Cecile Jung-Kubiak , Theodore Reck , Bertrand Thomas , Robert H. Lin , Alejandro Peralta , John J. Gill , Choonsup Lee , Jose V. Siles , Risaku Toda , Goutam Chattopadhyay , Ken B. Cooper , Imran Mehdi
- 申请人地址: US CA PASADENA
- 专利权人: CALIFORNIA INSTITUTE OF TECHNOLOGY
- 当前专利权人: CALIFORNIA INSTITUTE OF TECHNOLOGY
- 当前专利权人地址: US CA PASADENA
- 主分类号: F16B5/00
- IPC分类号: F16B5/00
摘要:
A silicon alignment pin is used to align successive layers of components made in semiconductor chips and/or metallic components to make easier the assembly of devices having a layered structure. The pin is made as a compressible structure which can be squeezed to reduce its outer diameter, have one end fit into a corresponding alignment pocket or cavity defined in a layer of material to be assembled into a layered structure, and then allowed to expand to produce an interference fit with the cavity. The other end can then be inserted into a corresponding cavity defined in a surface of a second layer of material that mates with the first layer. The two layers are in registry when the pin is mated to both. Multiple layers can be assembled to create a multilayer structure. Examples of such devices are presented.
公开/授权文献
信息查询