发明申请
US20150030113A1 Phase Control Block for Managing Multiple Clock Domains in Systems with Frequency Offsets
有权
用于管理频率偏移系统中的多个时钟域的相位控制块
- 专利标题: Phase Control Block for Managing Multiple Clock Domains in Systems with Frequency Offsets
- 专利标题(中): 用于管理频率偏移系统中的多个时钟域的相位控制块
-
申请号: US14321723申请日: 2014-07-01
-
公开(公告)号: US20150030113A1公开(公告)日: 2015-01-29
- 发明人: Hae-Chang Lee , Jared L. Zerbe , Carl William Werner
- 申请人: Rambus Inc.
- 主分类号: H04L7/033
- IPC分类号: H04L7/033 ; H04L7/00
摘要:
A circuit for performing clock recovery according to a received digital signal 30. The circuit includes at least an edge sampler 105 and a data sampler 145 for sampling the digital signal, and a clock signal supply circuit. The clock signal supply circuit provides edge clock 25 and data clock 20 signals offset in phase from one another to the respective clock inputs of the edge sampler 105 and the data sampler 145. The clock signal supply circuit is operable to selectively vary a phase offset between the edge and data clock signals.
公开/授权文献
信息查询