Low power edge and data sampling
    3.
    发明授权

    公开(公告)号:US11750359B2

    公开(公告)日:2023-09-05

    申请号:US17676425

    申请日:2022-02-21

    Applicant: Rambus Inc.

    Inventor: Jared L. Zerbe

    CPC classification number: H04L7/0332 H04L7/0008 H04L7/0033 H04L7/0037

    Abstract: An integrated circuit receiver is disclosed comprising a data receiving circuit responsive to a timing signal to detect a data signal and an edge receiving circuit responsive to the timing signal to detect a transition of the data signal. One of the data or edge receiving circuits comprises an integrating receiver circuit while the other of the data or edge sampling circuits comprises a sampling receiver circuit.

    Methods and circuits for asymmetric distribution of channel equalization between devices

    公开(公告)号:US10686632B2

    公开(公告)日:2020-06-16

    申请号:US16182724

    申请日:2018-11-07

    Applicant: Rambus Inc.

    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.

    Low-power source-synchronous signaling

    公开(公告)号:US10418089B2

    公开(公告)日:2019-09-17

    申请号:US15389407

    申请日:2016-12-22

    Applicant: Rambus Inc.

    Abstract: A method of operating a memory controller is disclosed. The method includes transmitting data signals to a memory device over each one of at least two parallel data links. A timing signal is sent to the memory device on a first dedicated link. The timing signal has a fixed phase relationship with the data signals. A data strobe signal is driven to the memory device on a second dedicated link. Phase information is received from the memory device. The phase information being generated internal to the memory device and based on a comparison between the timing signal and a version of the data strobe signal internally distributed within the memory device. A phase of the data strobe signal is adjusted relative to the timing signal based on the received phase information.

Patent Agency Ranking