Invention Application
- Patent Title: APPARATUS AND METHODS FOR SYNCHRONIZING PHASE-LOCKED LOOPS
- Patent Title (中): 用于同步相位锁的鞋的装置和方法
-
Application No.: US14726913Application Date: 2015-06-01
-
Publication No.: US20150263742A1Publication Date: 2015-09-17
- Inventor: David J. McLaurin , Christopher W. Angell , Michael F. Keaveney
- Applicant: ANALOG DEVICES GLOBAL
- Main IPC: H03L7/197
- IPC: H03L7/197 ; H03L7/199

Abstract:
Apparatus and methods for synchronizing phase-locked loops (PLLs) are provided. In certain implementations, a fractional-N synthesizer includes a PLL and a control circuit that controls a division value of the PLL. The control circuit includes an interpolator, a reset phase adjustment calculator, and a synchronization circuit. The interpolator can control a fractional portion of the PLL's division value. The reset phase adjustment calculator can include a counter for counting a number of cycles of the reference clock signal since initialization of the fractional-N synthesizer, and the reset phase adjustment calculator can generate a phase adjustment signal based on the count. The synchronization circuit can synchronize the PLL in response to a synchronization signal, and can correct for a synchronization phase error indicated by the phase adjustment signal.
Public/Granted literature
- US09503109B2 Apparatus and methods for synchronizing phase-locked loops Public/Granted day:2016-11-22
Information query
IPC分类: