Invention Application
- Patent Title: SEMICONDUCTOR PACKAGES AND METHODS FOR FABRICATING THE SAME
- Patent Title (中): 半导体封装及其制造方法
-
Application No.: US14744031Application Date: 2015-06-19
-
Publication No.: US20150380394A1Publication Date: 2015-12-31
- Inventor: Hye-young JANG , Chang-Seong JEON , CHAJEA JO , Taeje CHO
- Applicant: Hye-young JANG , Chang-Seong JEON , CHAJEA JO , Taeje CHO
- Priority: KR10-2014-0080054 20140627
- Main IPC: H01L25/00
- IPC: H01L25/00 ; H01L21/56 ; H01L23/00 ; H01L25/065 ; H01L25/18

Abstract:
A semiconductor package may include a first semiconductor chip including a first surface facing a package substrate, a second surface opposite to the first surface, and at least one through-electrode penetrating the first semiconductor chip, a molding layer molding the first semiconductor chip and exposing the second surface of the first semiconductor chip, a second semiconductor chip stacked on the second surface of the first semiconductor chip, and a non-conductive film provided between the first and second semiconductor chips. The second semiconductor chip includes an overhang portion extending past an edge of the first semiconductor chip. For example, a size of the second semiconductor chip may be greater than that of the first semiconductor chip, so the second semiconductor chip has an overhang. The second semiconductor chip includes at least one interconnecting terminal electrically connected to the at least one through-electrode.
Public/Granted literature
- US09461029B2 Semiconductor packages and methods for fabricating the same Public/Granted day:2016-10-04
Information query
IPC分类: