Invention Application
- Patent Title: CLOCK AND DATA RECOVERY APPARATUS
- Patent Title (中): 时钟和数据恢复设备
-
Application No.: US14644216Application Date: 2015-03-11
-
Publication No.: US20160043860A1Publication Date: 2016-02-11
- Inventor: Chao-Kai Tu , Rong-Sing Chu
- Applicant: Novatek Microelectronics Corp.
- Priority: TW103127481 20140811
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H03L7/07 ; H03L7/08 ; H03L7/089 ; H03L7/093 ; H03L7/087 ; H03L7/091

Abstract:
A clock and data recovery apparatus which includes a voltage controlled delay line (VCDL), a phase detector (PD) and a control voltage generating circuit is provided. The VCDL generates a plurality of clock signals with different phases according to a reference clock signal and a control voltage. The PD detects the phase relationship between a first input signal and a second input signal, and produces a detection result. A data signal or one of the clock signals is used as the first input signal, and one or more of the clock signals is/are used as the second input signal. The control voltage generating circuit generates the control voltage to the VCDL according to the detection result of the PD.
Public/Granted literature
- US09780794B2 Clock and data recovery apparatus Public/Granted day:2017-10-03
Information query