Invention Application
US20160091565A1 CYCLE DETERMINISTIC FUNCTIONAL TESTING OF A CHIP WITH ASYNCHRONOUS CLOCK DOMAINS
审中-公开
具有异步时钟域的芯片的周期确定功能测试
- Patent Title: CYCLE DETERMINISTIC FUNCTIONAL TESTING OF A CHIP WITH ASYNCHRONOUS CLOCK DOMAINS
- Patent Title (中): 具有异步时钟域的芯片的周期确定功能测试
-
Application No.: US14502509Application Date: 2014-09-30
-
Publication No.: US20160091565A1Publication Date: 2016-03-31
- Inventor: Ali Vahidsafa , Sriram Anandakumar
- Applicant: Oracle International Corporation
- Applicant Address: US CA Redwood City
- Assignee: Oracle International Corporation
- Current Assignee: Oracle International Corporation
- Current Assignee Address: US CA Redwood City
- Main IPC: G01R31/3177
- IPC: G01R31/3177

Abstract:
Implementations of the present disclosure involve an apparatus and/or method for performing cycle deterministic functional testing of a microprocessor or other computing design with one or more asynchronous clock domains. In general, the method/apparatus involves utilizing an observe bus within the microprocessor design to funnel data from within the chip design to an output bus. In addition, to ensure that the output from the chip is synchronized to a tester clock, the observe bus may feed the information from the observe bus to one or more first-in first-out (FIFO) data buffers. During testing, the data stored in the data buffers may be provided to the output pins of the chip at a rate synchronized to the tester clock such that the output appears to the testing apparatus as being cycle deterministic. Further, one or more mechanisms may be employed within the observe bus or circuit design to control the rate of input of data into the data buffers.
Public/Granted literature
- US10073139B2 Cycle deterministic functional testing of a chip with asynchronous clock domains Public/Granted day:2018-09-11
Information query