Invention Application
- Patent Title: SHIELDED COPLANAR LINE
-
Application No.: US15074130Application Date: 2016-03-18
-
Publication No.: US20160204031A1Publication Date: 2016-07-14
- Inventor: Sylvain Joblot , Pierre Bar
- Applicant: STMicroelectronics SA
- Priority: FR1254786 20120524
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/528 ; H01L23/532 ; H01L23/66

Abstract:
In one embodiment there is disclosed a method for manufacturing an integrated circuit in a semiconductor substrate including through vias and a coplanar line, including the steps of: forming active components and a set of front metallization levels; simultaneously etching from the rear surface of the substrate a through via hole and a trench crossing the substrate through at least 50% of its height; coating with a conductive material the walls and the bottom of the hole and of the trench; and filling the hole and the trench with an insulating filling material; and forming a coplanar line extending on the rear surface of the substrate, in front of the trench and parallel thereto, so that the lateral conductors of the coplanar line are electrically connected to the conductive material coating the walls of the trench.
Public/Granted literature
- US09455191B2 Shielded coplanar line Public/Granted day:2016-09-27
Information query
IPC分类: