Invention Application
- Patent Title: LOW CLOCKING POWER FLIP-FLOP
- Patent Title (中): 低时钟功率FLIP-FLOP
-
Application No.: US14644637Application Date: 2015-03-11
-
Publication No.: US20160269002A1Publication Date: 2016-09-15
- Inventor: Xi Zhang , Hwong-Kwo Lin , Ge Yang , Lingfei Deng
- Applicant: NVIDIA Corporation
- Main IPC: H03K3/012
- IPC: H03K3/012 ; H03K19/21 ; H03K3/037

Abstract:
Low clocking power flip-flop. In accordance with a first embodiment of the present invention, a flip-flop electronic circuit includes a master latch coupled to a slave latch in a flip-flop configuration. The flip-flop electronic circuit also includes a clock control circuit for comparing an input to the master latch with an output of the slave latch, and responsive to the comparing, blocking a clock signal to the master latch and the slave latch when the flip-flop electronic circuit is in a quiescent condition.
Public/Granted literature
- US09525401B2 Low clocking power flip-flop Public/Granted day:2016-12-20
Information query