Invention Application
- Patent Title: LOW POWER BIDIRECTIONAL BUS
- Patent Title (中): 低功率双向总线
-
Application No.: US15063124Application Date: 2016-03-07
-
Publication No.: US20160269193A1Publication Date: 2016-09-15
- Inventor: Willem ZWART , John Bruce BOWLERWELL , Michael PAGE , Alastair BOOMER
- Applicant: Cirrus Logic International Semiconductor Ltd.
- Applicant Address: GB Edinburgh
- Assignee: Cirrus Logic International Semiconductor Ltd.
- Current Assignee: Cirrus Logic International Semiconductor Ltd.
- Current Assignee Address: GB Edinburgh
- Priority: GB1508002.1 20150511
- Main IPC: H04L12/40
- IPC: H04L12/40

Abstract:
A method of sending information between first and second modules connected by a signal bus comprises generating a clock signal in the first module, and imposing the clock signal on a first line of the bus. A first pattern of bit values is transmitted from the second module to the first module on a second line of the bus, during first half-periods of each period of said clock signal. A second pattern of bit values is transmitted from the first module to the second module on the second line of the bus, during second half-periods of each period of said clock signal, wherein the second half-periods of each period of said clock signal are different from the first half-periods of each period of said clock signal. Information can then be transmitted from the first module to the second module by altering the second pattern of bit values; and information can be transmitted from the second module to the first module by altering the first pattern of bit values.
Public/Granted literature
- US09935786B2 Low power bidirectional bus Public/Granted day:2018-04-03
Information query