Invention Application
- Patent Title: Semiconductor Package with Embedded Die
-
Application No.: US15173332Application Date: 2016-06-03
-
Publication No.: US20160284619A1Publication Date: 2016-09-29
- Inventor: Rajendra D. Pendse
- Applicant: STATS ChipPAC Pte. Ltd.
- Applicant Address: SG Singapore
- Assignee: STATS ChipPAC Pte. Ltd.
- Current Assignee: STATS ChipPAC Pte. Ltd.
- Current Assignee Address: SG Singapore
- Main IPC: H01L23/31
- IPC: H01L23/31 ; H01L21/56 ; H01L23/00

Abstract:
A semiconductor package having an embedded die and solid vertical interconnections, such as stud bump interconnections, for increased integration in the direction of the z-axis (i.e., in a direction normal to the circuit side of the die). The semiconductor package can include a die mounted in a face-up configuration (similar to a wire bond package) or in a face-down or flip chip configuration.
Information query
IPC分类: