Invention Application
US20170033774A1 OFFSET INSENSITIVE QUADRATURE CLOCK ERROR CORRECTION AND DUTY CYCLE CALIBRATION FOR HIGH-SPEED CLOCKING 有权
偏移时钟错误校正和占空比校准用于高速时钟

  • Patent Title: OFFSET INSENSITIVE QUADRATURE CLOCK ERROR CORRECTION AND DUTY CYCLE CALIBRATION FOR HIGH-SPEED CLOCKING
  • Patent Title (中): 偏移时钟错误校正和占空比校准用于高速时钟
  • Application No.: US14814401
    Application Date: 2015-07-30
  • Publication No.: US20170033774A1
    Publication Date: 2017-02-02
  • Inventor: Hiva HedayatiYohan Frans
  • Applicant: Xilinx, Inc.
  • Applicant Address: US CA San Jose
  • Assignee: XILINX, INC.
  • Current Assignee: XILINX, INC.
  • Current Assignee Address: US CA San Jose
  • Main IPC: H03K3/017
  • IPC: H03K3/017
OFFSET INSENSITIVE QUADRATURE CLOCK ERROR CORRECTION AND DUTY CYCLE CALIBRATION FOR HIGH-SPEED CLOCKING
Abstract:
Techniques for correcting clock distortion. The techniques include use of circuitry for detecting and correcting duty cycle distortion and quadrature clock phase distortion. For phase detection, detection circuitry is made simpler and more accurate through the use of a sampling operation in which device mismatch within detection circuitry is accounted for by sampling charge associated with an ideal clock signal across sampling capacitors. When phase detection is performed with the detection circuitry, the stored charge compensates for the device mismatch, improving the accuracy of the detection circuit. The sampling operation is used for duty cycle distortion detection as well. Specifically, a common mode voltage is applied to sampling capacitors, which effectively zeroes the voltage differential between the sampling capacitors, compensating for offset that might exist due to operation of other components of the detection circuit. A digital value is used by a feedback algorithm to correct the clock distortion.
Information query
Patent Agency Ranking
0/0