Invention Application
- Patent Title: SELF-ALIGNED STRUCTURES AND METHODS FOR ASYMMETRIC GAN TRANSISTORS & ENHANCEMENT MODE OPERATION
-
Application No.: US15410681Application Date: 2017-01-19
-
Publication No.: US20170133497A1Publication Date: 2017-05-11
- Inventor: Sansaptak Dasgupta , Han Wui Then , Marko Radosavljevic , Niloy Mukherjee , Niti Goel , Sanaz Kabehie Gardner , Seung Hoon Sung , Ravi Pillarisetty , Robert S. Chau
- Applicant: Intel Corporation
- Main IPC: H01L29/778
- IPC: H01L29/778 ; H01L29/66 ; H01L29/207 ; H01L29/20 ; H01L29/205

Abstract:
Embodiments include high electron mobility transistors (HEMT). In embodiments, a gate electrode is spaced apart by different distances from a source and drain semiconductor region to provide high breakdown voltage and low on-state resistance. In embodiments, self-alignment techniques are applied to form a dielectric liner in trenches and over an intervening mandrel to independently define a gate length, gate-source length, and gate-drain length with a single masking operation. In embodiments, III-N HEMTs include fluorine doped semiconductor barrier layers for threshold voltage tuning and/or enhancement mode operation.
Public/Granted literature
- US09923087B2 Self-aligned structures and methods for asymmetric GaN transistors and enhancement mode operation Public/Granted day:2018-03-20
Information query
IPC分类: