Invention Application
- Patent Title: SEMICONDUCTOR DEVICE AND PLL CIRCUIT
-
Application No.: US15441936Application Date: 2017-02-24
-
Publication No.: US20170250692A1Publication Date: 2017-08-31
- Inventor: Atsushi MOTOZAWA , Yoshitaka HIRAI
- Applicant: RENESAS ELECTRONICS CORPORATION
- Priority: JP2016-035532 20160226
- Main IPC: H03L7/08
- IPC: H03L7/08 ; H03M1/66 ; H03K19/0175 ; H02M3/07 ; H03L7/099 ; H03L7/087

Abstract:
An object is to improve Power Supply Rejection Ratio in a PLL circuit. A proportional path 103 is provided in a first power supply system 101 and outputs analog proportional signal AP according to a detection signal DET. An integral path 104 is provided in a second power supply system and outputs an analog integral signal AI according to the DET. A CCO driver 16 is provided in the first power supply system 101 and outputs control current ICCO according to the AP and the AI. A CCO 17 is provided in the second power supply system 102 and outputs an output signal Fout according to the ICCO. A phase frequency detector 11 is provided in the second power supply system 102 and configured to detect a phase difference between a reference signal Fref and a signal FM obtained by feeding back the Fout and then outputs the DET.
Public/Granted literature
- US10291238B2 Semiconductor device and PLL circuit Public/Granted day:2019-05-14
Information query