Invention Application
- Patent Title: VERTICAL FIELD EFFECT TRANSISTORS WITH BOTTOM SOURCE/DRAIN EPITAXY
-
Application No.: US15617573Application Date: 2017-06-08
-
Publication No.: US20170352743A1Publication Date: 2017-12-07
- Inventor: Kangguo CHENG , Xin MIAO , Wenyu XU , Chen ZHANG
- Applicant: International Business Machines Corporation
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L29/08 ; H01L21/3065 ; H01L29/417 ; H01L21/02 ; H01L29/06 ; H01L29/78 ; H01L29/423

Abstract:
A vertical fin field-effect-transistor and a method for fabricating the same. The vertical fin field-effect-transistor includes a substrate, a first source/drain layer including a plurality of pillar structures, and a plurality of fins disposed on and in contact with the plurality of pillar structures. A doped layer epitaxially grown from the first source/drain layer is in contact with the plurality of fins and the plurality of pillar structures. A gate structure is disposed in contact with two or more fins in the plurality of fins. The gate structure includes a dielectric layer and a gate layer. A second source/drain layer is disposed on the gate structure. The method includes epitaxially growing a doped layer in contact with a plurality of fins and a plurality of pillar structures. A gate structure is formed in contact with two or more fins. A second source/drain layer is formed on the gate structure.
Public/Granted literature
- US09972700B2 Vertical field effect transistors with bottom source/drain epitaxy Public/Granted day:2018-05-15
Information query
IPC分类: