Invention Application
- Patent Title: Systems and Methods for a Sequential Spacer Scheme
-
Application No.: US16220174Application Date: 2018-12-14
-
Publication No.: US20190131291A1Publication Date: 2019-05-02
- Inventor: Shih-Ming Chang , Ming-Feng Shieh , Ru-Gun Liu , Tsai-Sheng Gau
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Main IPC: H01L27/02
- IPC: H01L27/02 ; H01L23/522 ; H01L21/768 ; H01L21/308 ; H01L21/033 ; H01L29/06 ; H01L21/3213

Abstract:
Methods disclosed herein form semiconductor devices having minimum spacings that correlate with spacer widths. An exemplary method includes forming a target layer over a substrate, forming a patterning layer over the target layer, and etching the target layer using the patterning layer as an etch mask. The patterning layer includes a first pattern feature, a second pattern feature spaced a first distance (corresponding with a first width of a first spacer fabricated during a first spacer patterning process) from the first pattern feature, and a third pattern feature spaced a second distance (corresponding with a second width of a second spacer fabricated during a second spacer patterning process) from the first pattern feature and a third distance (corresponding with a third width of a third spacer formed during the second spacer patterning process) from the second pattern feature.
Public/Granted literature
- US10535646B2 Systems and methods for a sequential spacer scheme Public/Granted day:2020-01-14
Information query
IPC分类: