Invention Application
- Patent Title: BLOCK READ COUNT VOLTAGE ADJUSTMENT
-
Application No.: US16448502Application Date: 2019-06-21
-
Publication No.: US20200020407A1Publication Date: 2020-01-16
- Inventor: Harish Reddy Singidi , Kishore Kumar Muchherla , Gianni Stephen Alsasua , Ashutosh Malshe , Sampath Ratnam , Gary F. Besinga , Michael G. Miller
- Applicant: Micron Technology, Inc.
- Main IPC: G11C16/26
- IPC: G11C16/26

Abstract:
Disclosed in some examples, are methods, systems, and machine readable mediums which compensate for read-disturb effects by shifting the read voltages used to read the value in a NAND cell based upon a read counter. For example, the NAND memory device may have a read counter that corresponds to a group of NAND cells (e.g., a page, a block, a superblock). Anytime a NAND cell in the group is read, the read counter may be incremented. The read voltage, Vread, may be adjusted based on the read counter to account for the read disturb voltage.
Public/Granted literature
- US10755792B2 Block read count voltage adjustment Public/Granted day:2020-08-25
Information query