Invention Application
- Patent Title: CLOCK BUFFER HAVING LOW POWER, LOW NOISE AND LOW SPUR
-
Application No.: US16553163Application Date: 2019-08-27
-
Publication No.: US20200110435A1Publication Date: 2020-04-09
- Inventor: Chien-Wei Chen , Yu-Li Hsueh
- Applicant: MEDIATEK INC.
- Main IPC: G06F1/06
- IPC: G06F1/06 ; H03K19/20 ; H03K17/687

Abstract:
The preset invention provides a clock buffer including a first circuit, a second circuit and an edge collector, wherein the first circuit is arranged to receive an input clock signal to generate a first clock signal, the second circuit is arranged to receive the input clock signal to generate a second clock signal, and the edge collector is arranged to generate an output clock signal by using a falling edge of the first clock signal and a rising edge of the second clock signal.
Public/Granted literature
- US10809757B2 Clock buffer having low power, low noise and low spur Public/Granted day:2020-10-20
Information query