Invention Application
- Patent Title: Wordline Decoder Circuitry
-
Application No.: US16213832Application Date: 2018-12-07
-
Publication No.: US20200185014A1Publication Date: 2020-06-11
- Inventor: Andy Wangkun Chen , Jungtae Kwon , Nicolaas Klarinus Johannes VAN WINKELHOFF
- Applicant: Arm Limited
- Main IPC: G11C8/10
- IPC: G11C8/10

Abstract:
Various implementations described herein refer to an integrated circuit having a memory cell array with a first number of rows and a second number of rows. The integrated circuit may include a first pre-decoder that receives a row address and selects a first row from the first number of rows based on the row address. The integrated circuit may include a second pre-decoder that receives the row address from the first pre-decoder and selects a second row from the second number of rows based on the row address received from the first pre-decoder. The integrated circuit may include a single row decoder that receives the row address and selects either the first row or the second row based on a row selection bit from the row address.
Information query