Invention Application
- Patent Title: FIELD EFFECT TRANSISTOR WITH A HYBRID GATE SPACER INCLUDING A LOW-K DIELECTRIC MATERIAL
-
Application No.: US16306890Application Date: 2016-07-01
-
Publication No.: US20210036143A1Publication Date: 2021-02-04
- Inventor: Sauya S. LIAO , Pratik A. PATEL
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- International Application: PCT/US16/40841 WO 20160701
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/66 ; H01L29/417 ; H01L27/092

Abstract:
A FET including a hybrid gate spacer separating a gate electrode from at least one of a source, a drain, or source/drain contact metallization. The hybrid spacer may include a low-k dielectric material for a reduction in parasitic capacitance. The hybrid spacer may further include one or more other dielectric materials of greater relative permittivity that may protect one or more surfaces of the low-k dielectric material from damage by subsequent transistor fabrication operations. The hybrid spacer may include a low-k dielectric material separating a lower portion of a gate electrode sidewall from the source/drain terminal, and a dielectric spacer cap separating to an upper portion of the gate electrode sidewall from the source/drain terminal. The hybrid spacer may have a lower total capacitance than conventional spacers while still remaining robust to downstream fabrication processes. Other embodiments may be described and/or claimed.
Public/Granted literature
- US11183592B2 Field effect transistor with a hybrid gate spacer including a low-k dielectric material Public/Granted day:2021-11-23
Information query
IPC分类: