- 专利标题: Methods for Reducing Dual Damascene Distortion
-
申请号: US17077556申请日: 2020-10-22
-
公开(公告)号: US20210057340A1公开(公告)日: 2021-02-25
- 发明人: Chao-Chun Wang , Chung-Chi Ko , Po-Cheng Shih
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsinchu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsinchu
- 主分类号: H01L23/528
- IPC分类号: H01L23/528 ; H01L21/768 ; H01L23/532 ; H01L23/522
摘要:
An integrated circuit structure includes a first low-k dielectric layer having a first k value, and a second low-k dielectric layer having a second k value lower than the first k value. The second low-k dielectric layer is overlying the first low-k dielectric layer. A dual damascene structure includes a via with a portion in the first low-k dielectric layer, and a metal line over and joined to the via. The metal line includes a portion in the second low-k dielectric layer.
公开/授权文献
- US11482493B2 Methods for reducing dual damascene distortion 公开/授权日:2022-10-25
信息查询
IPC分类: