Invention Application
- Patent Title: Equalization Time Configuration Method, Chip, and Communications System
-
Application No.: US16952350Application Date: 2020-11-19
-
Publication No.: US20210073154A1Publication Date: 2021-03-11
- Inventor: Yongyao Li , Jiang Zhu , Fei Luo , Jiankang Li , Yulong Ma
- Applicant: Huawei Technologies Co., Ltd.
- Applicant Address: CN Shenzhen
- Assignee: Huawei Technologies Co., Ltd.
- Current Assignee: Huawei Technologies Co., Ltd.
- Current Assignee Address: CN Shenzhen
- Priority: CN201810503737.3 20180523
- Main IPC: G06F13/362
- IPC: G06F13/362 ; G06F13/42 ; G06F13/40

Abstract:
An equalization time configuration method, applied to a processor system in which a Peripheral Component Interconnect Express (PCIe) bus or a Cache Coherent Interconnect for Accelerators (CCIX) bus is used, includes determining a working physical layer (PHY) type of a master chip and a working PHY type of a slave chip, determining an equalization time of the slave chip in a fourth phase of equalization based on the working PHY type of the master chip, and determining an equalization time of the master chip in a third phase of the equalization based on the working PHY type of the slave chip.
Public/Granted literature
- US11347669B2 Equalization time configuration method, chip, and communications system Public/Granted day:2022-05-31
Information query