• 专利标题: DELAY LINE, A DELAY LOCKED LOOP CIRCUIT AND A SEMICONDUCTOR APPARATUS USING THE DELAY LINE AND THE DELAY LOCKED LOOP CIRCUIT
  • 申请号: US17347312
    申请日: 2021-06-14
  • 公开(公告)号: US20210305989A1
    公开(公告)日: 2021-09-30
  • 发明人: Yun Tack HANKyeong Min KIM
  • 申请人: SK hynix Inc.
  • 申请人地址: KR Icheon-si Gyeonggi-do
  • 专利权人: SK hynix Inc.
  • 当前专利权人: SK hynix Inc.
  • 当前专利权人地址: KR Icheon-si Gyeonggi-do
  • 优先权: KR10-2019-0110563 20190906,KR10-2019-0110569 20190906
  • 主分类号: H03L7/081
  • IPC分类号: H03L7/081 H03L7/089 H03K5/134
DELAY LINE, A DELAY LOCKED LOOP CIRCUIT AND A SEMICONDUCTOR APPARATUS USING THE DELAY LINE AND THE DELAY LOCKED LOOP CIRCUIT
摘要:
A delay locked loop circuit includes a delay line, a phase detector, a selection controller, and a charge pump. The delay line delays, based on a delay control voltage, a reference clock signal to generate an internal clock signal and a feedback clock signal. The phase detector compares phases of the internal clock signal and the feedback clock signal to generate a first detection signal and a second detection signal. The selection controller provides the reference clock signal as an up-signal and a down-signal. The charge pump generates the delay control voltage based on the up-signal and the down-signal.
信息查询
0/0