Invention Application
- Patent Title: SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME
-
Application No.: US17185116Application Date: 2021-02-25
-
Publication No.: US20220020656A1Publication Date: 2022-01-20
- Inventor: Sanghoon JUNG , Young Lyong KIM , Cheolsoo HAN
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Suwon-si
- Priority: KR10-2020-0087560 20200715
- Main IPC: H01L23/31
- IPC: H01L23/31 ; H01L23/498 ; H01L23/00 ; H01L21/56 ; H01L25/18

Abstract:
Disclosed is a semiconductor package comprising a lower substrate including a conductive line; a first semiconductor chip on the lower substrate; an under-fill layer between the first semiconductor chip and the lower substrate, the under-fill layer including a central part below the first semiconductor chip and an edge part isolated from direct contact with the central part in a first direction parallel to a top surface of the lower substrate, and a recess region between the central part and the edge part. The recess region may be defined by a sidewall of the central part, a sidewall of the edge part, and a top surface of the conductive line in the lower substrate.
Public/Granted literature
- US12100635B2 Semiconductor package and method of fabricating the same Public/Granted day:2024-09-24
Information query
IPC分类: