Invention Application
- Patent Title: SOURCE/DRAIN DIFFUSION BARRIER FOR GERMANIUM NMOS TRANSISTORS
-
Application No.: US17541199Application Date: 2021-12-02
-
Publication No.: US20220093797A1Publication Date: 2022-03-24
- Inventor: Glenn A. GLASS , Anand S. MURTHY , Karthik JAMBUNATHAN , Cory C. BOMBERGER , Tahir GHANI , Jack T. KAVALIEROS , Benjamin CHU-KUNG , Seung Hoon SUNG , Siddharth CHOUKSEY
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/167 ; H01L29/417 ; H01L29/423

Abstract:
Integrated circuit transistor structures are disclosed that reduce n-type dopant diffusion, such as phosphorous or arsenic, from the source region and the drain region of a germanium n-MOS device into adjacent shallow trench isolation (STI) regions during fabrication. The n-MOS transistor device may include at least 75% germanium by atomic percentage. In an example embodiment, the structure includes an intervening diffusion barrier deposited between the n-MOS transistor and the STI region to provide dopant diffusion reduction. In some embodiments, the diffusion barrier may include silicon dioxide with carbon concentrations between 5 and 50% by atomic percentage. In some embodiments, the diffusion barrier may be deposited using chemical vapor deposition (CVD), atomic layer deposition (ALD), or physical vapor deposition (PVD) techniques to achieve a diffusion barrier thickness in the range of 1 to 5 nanometers.
Public/Granted literature
- US11699756B2 Source/drain diffusion barrier for germanium nMOS transistors Public/Granted day:2023-07-11
Information query
IPC分类: