Invention Application
- Patent Title: PHASE DETECTORS WITH ALIGNMENT TO PHASE INFORMATION LOST IN DECIMATION
-
Application No.: US17454221Application Date: 2021-11-09
-
Publication No.: US20220173742A1Publication Date: 2022-06-02
- Inventor: Reuben P. Nelson
- Applicant: Analog Devices, Inc.
- Applicant Address: US MA Wilmington
- Assignee: Analog Devices, Inc.
- Current Assignee: Analog Devices, Inc.
- Current Assignee Address: US MA Wilmington
- Main IPC: H03L7/107
- IPC: H03L7/107 ; H03L7/08 ; G06F1/12 ; G06F1/10

Abstract:
Apparatus and methods for clock synchronization and frequency translation are provided herein. Clock synchronization and frequency translation integrated circuits (ICs) generate one or more output clock signals having a controlled timing relationship with respect to one or more reference signals. The teachings herein provide a number of improvements to clock synchronization and frequency translation ICs, including, but not limited to, reduction of system clock error, reduced variation in clock propagation delay, lower latency monitoring of reference signals, precision timing distribution and recovery, extrapolation of timing events for enhanced phase-locked loop (PLL) update rate, fast PLL locking, improved reference signal phase shift detection, enhanced phase offset detection between reference signals, and/or alignment to phase information lost in decimation.
Public/Granted literature
- US11705914B2 Phase detectors with alignment to phase information lost in decimation Public/Granted day:2023-07-18
Information query