Invention Application
- Patent Title: DATA BRIDGE FOR INTERFACING SOURCE SYNCHRONOUS DATAPATHS WITH UNKNOWN CLOCK PHASES
-
Application No.: US17548101Application Date: 2021-12-10
-
Publication No.: US20220206987A1Publication Date: 2022-06-30
- Inventor: Ankur BAL , Rupesh SINGH
- Applicant: STMicroelectronics International N.V.
- Applicant Address: CH Geneva
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: CH Geneva
- Main IPC: G06F13/42
- IPC: G06F13/42 ; G06F1/06 ; G06F1/08

Abstract:
An integrated circuit includes a first subsystem including a first clock generator configured to generate a first clock signal. The integrated circuit also includes a second subsystem including a second clock generator configured to generate a second clock signal. The first subsystem include a clock edge selector configured to determine a phase difference between the first clock signal and the second clock signal and to select, based on the phase difference, either a rising edge or a falling edge of the second clock signal to control output of data from the first subsystem to the second subsystem.
Public/Granted literature
- US11989148B2 Data bridge for interfacing source synchronous datapaths with unknown clock phases Public/Granted day:2024-05-21
Information query