Invention Application
- Patent Title: STACKED THIN FILM TRANSISTORS WITH NANOWIRES
-
Application No.: US17695744Application Date: 2022-03-15
-
Publication No.: US20220208991A1Publication Date: 2022-06-30
- Inventor: Seung Hoon SUNG , Abhishek A. SHARMA , Van H. LE , Gilbert DEWEY , Jack T. KAVALIEROS , Tahir GHANI
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L27/12 ; H01L29/06 ; H01L29/417 ; H01L29/423 ; H01L29/786

Abstract:
Thin film transistor structures and processes are disclosed that include stacked nanowire bodies to mitigate undesirable short channel effects, which can occur as gate lengths scale down to sub-100 nanometer (nm) dimensions, and to reduce external contact resistance. In an example embodiment, the disclosed structures employ a gate-all-around architecture, in which the gate stack (including a high-k dielectric layer) wraps around each of the stacked channel region nanowires (or nanoribbons) to provide improved electrostatic control. The resulting increased gate surface contact area also provides improved conduction. Additionally, these thin film structures can be stacked with relatively small spacing (e.g., 1 to 20 nm) between nanowire bodies to increase integrated circuit transistor density. In some embodiments, the nanowire body may have a thickness in the range of 1 to 20 nm and a length in the range of 5 to 100 nm.
Public/Granted literature
- US11837648B2 Stacked thin film transistors with nanowires Public/Granted day:2023-12-05
Information query
IPC分类: