Invention Application
- Patent Title: POST OVER-ERASE CORRECTION METHOD WITH AUTO-ADJUSTING VERIFICATION AND LEAKAGE DEGREE DETECTION
-
Application No.: US17149689Application Date: 2021-01-14
-
Publication No.: US20220223213A1Publication Date: 2022-07-14
- Inventor: MING-XUN WANG , CHIH-HAO CHEN , JI-JR LUO
- Applicant: ELITE SEMICONDUCTOR MICROELECTRONICS TECHNOLOGY INC.
- Applicant Address: TW Hsinchu
- Assignee: ELITE SEMICONDUCTOR MICROELECTRONICS TECHNOLOGY INC.
- Current Assignee: ELITE SEMICONDUCTOR MICROELECTRONICS TECHNOLOGY INC.
- Current Assignee Address: TW Hsinchu
- Main IPC: G11C16/34
- IPC: G11C16/34 ; G11C16/14 ; G11C16/30 ; G11C16/26 ; G11C16/24

Abstract:
A post over-erase correction (POEC) method with an auto-adjusting verification mechanism and a leakage degree detection function detects gm degradation or leakage degree of flash cells before or after entering the POEC process. When a preset condition is satisfied, the auto-adjusting verification mechanism of the POEC is switched on to further reduce leakage current. After cycling, the POEC repairs Vt of over-erased cells to a higher level to solve leakage issues. The erase shot count increases due to slower erase speeds after cycling. Therefore, the cycling degree of flash cells is detected by observing the shot number that the erase operation used. When the leakage phenomenon becomes serious, the bit line (BL) leakage current, amount of repaired BLs, and over-erase correction (OEC) shot number will increase during the OEC procedure. Therefore, the leakage degree of flash cells can be detected by inspecting the above data.
Public/Granted literature
- US11373715B1 Post over-erase correction method with auto-adjusting verification and leakage degree detection Public/Granted day:2022-06-28
Information query