Invention Application
- Patent Title: PAGE FAULTING AND SELECTIVE PREEMPTION
-
Application No.: US17749266Application Date: 2022-05-20
-
Publication No.: US20220351325A1Publication Date: 2022-11-03
- Inventor: Altug Koker , Ingo Wald , David Puffer , Subramaniam M. Maiyuran , Prasoonkumar Surti , Balaji Vembu , Guei-Yuan Lueh , Murali Ramadoss , Abhishek R. Appu , Joydeep Ray
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06T1/20
- IPC: G06T1/20 ; G06F9/46 ; G06F9/48 ; G06F9/30 ; G06F9/38

Abstract:
One embodiment provides a parallel processor comprising a memory interface and a processing array coupled with the memory interface. The processing array is configured to address memory accessed via the memory interface via a virtual address mapping and includes circuitry to resolve a page fault for the virtual address mapping, wherein each of the multiple compute blocks is separately preemptable.
Public/Granted literature
- US12067641B2 Page faulting and selective preemption Public/Granted day:2024-08-20
Information query